Efabless Logo

Tag Search

"profiles" search for "area_of_expertise": -

Number of Results: 139

Syed Arsalan Jawed

I have been working on Analog/Mixed-Signal Integrated Circuits design since last 16 years. I graduated from NED UET, Karachi in 2001 and then worked with Avaz Networks, a Silicon-Valley Company on RTL design and verification of a high-density Line Echo Cancellation Engine for a couple of years. Joined Linkoping University, Sweden in 2003 for Masters in SOC, which concluded with a Masters Thesis on Sigma-Delta Modulators with Fraunhofer Institute of Integrated Circuits, Germany in 2005. The same year I joined University of Trento and Fondazione Bruno Kessler, Trento, Italy for my PhD on Readout Interface Design for MEMS Capacitive Microphones. Worked with ST-Microelectronics, Milano and Analog-Devices, Copenhagen as a Guest PhD Student. This Phd results in 20+ publications and 2 patents with 3 successful MEMS Readout ASICs.

Rishi B. Raghav

I am an Analog Designer passionate about building and exploring new and novel integrated circuits to create a better world.

Mohamed Khairy Bahry

I have more than five years’ experience in electronics integrated circuits industry. I have been involved in more than six silicon runs which were all successful and meeting expectations.

Alfredo Roskamp Coelho

I am a experienced analog and mixed-signal circuits designer, using standard and/or custom circuits ( external IPs or from my own design ).

Istvan Kovacs

Analog IC design engineer with expertise in designing analog building blocks variable gain amplifiers, active filters, frequency synthesizer (integer-N PLLs), voltage regulators.

Guruprasad

I am a teacher at MIT Manipal , currently pursuing my Ph.D in the field of LDO voltage regulator.

Area of Expertise

Analog-LDO

Matthew Ernest

VLSI circuit design engineer with significant experience in microprocessor design in semiconductor processes from 65nm to 10nm. Provided register file designs and design training for Intel Big Core and SOC projects. Helped create semi-automated array layout methodology. Established cross-organizational methodology for variation analysis in register files. Converged memory IP handling across multiple organizations.

Wojciech Stodulny

Skills

C/C++

Area of Expertise

Analog-Simulation

Aishwarya Lakshminarayanan

Analog IC design enthusiast, based in Frankfurt, Germany.

Rama Kotapally

I have 20 years of experience in Circuit Design, Physical Design, RTL.

Jay

In love with electronics since 1997.

Sun

Engineer, who typically worked in start up environment. So do A-Z, a-z and 1 - infinity if something has to work

Dave Cox

Hardware Design Enthusiast

Skills

C/C++ Verilog

Area of Expertise

Digital-RTL

James Mann

I am a full custom analog and mixed-signal IC design consultant. I have been consulting for over 22 years following 12 years as a staff member at MIT Lincoln Laboratory.

Bijoy Kundu

Area of Expertise

Analog-ADC

Walaa Ashraf Ayoub

Electronic Engineer, CAD Engineer & Software QA Engineer

Tomasz Hemperek

Skills

Verilog

Area of Expertise

Digital-RTL

Anton Paquin

EE student. ++ Neuromorphic circuits

Cong Nguyen

Technical consultant at Big Blue

Area of Expertise

CAD-Dev

Stepan Sutula

I received the B.S. degree in Industrial Electronics Engineering from the Universitat Politècnica de Catalunya, Spain, in 2007, and the M.S. degree in Micro- and Nanoelectronics Engineering in 2009 and the Ph.D. degree in Microelectronics and Electronic Systems in 2015 both from the Universitat Autònoma de Barcelona, Spain. From 2006 to 2008, I was with Investigation Total Ware, S.A., Spain, where I was engaged in analog and mixed-signal circuit design for highly reliable wireless telecommunication systems. From 2008 to 2015, I was with the Integrated Circuits and Systems design group at the Institut de Microelectrònica de Barcelona, CNM, CSIC, Spain, designing low-power high-precision mixed-signal ASICs for integrated smart sensors and IP blocks. From 2015 to 2016, I was with Broadcom Ltd., Barcelona, Spain, developing low-power CMOS IPs like low-temperature-drift oscillators, varible-temperature-coefficient current/voltage generators, temperature sensors, cross-domain level shifting and biasing circuits, touch-sensor transmitter drivers. I am co-author of 12 publications and participant in several research and industrial projects using a wide range of CMOS technology nodes. I am recipient of the 2007 Highest Grade Point Average in the Graduating Class Award, the 2014 Best Paper Award and the 2015 Student Best Paper Award Honorable Mention. My skills include: high-performance continuous-time/switched-capacitor circuits such as low-power high-resolution ADCs/DACs using Class-AB OpAmps; system high-level modeling (SciPy/Sage, Matlab); system electrical-level modeling (Verilog/-A/-AMS); EKV circuit-level modeling; full-custom IC design cycle (gEDA Tools/Cadence Virtuoso: from schematics to layout and verification); development of low-noise and low-distortion test equipment (including microcontrollers and FPGAs) and software (using C++, Tcl, VB, Python); and, experimental IC measures and parameter extraction.

Ankit K V

Electronics Freak !

Area of Expertise

Digital-RTL

Mohamed Gamal Shouman

Working as a instruments engineer, and currently working on my masters of Microelectronic Systems Design. Passionate about designing analog/mixed signal IC's and systems

Carlos Lega

Computer Science Engineer with extensive hardware knowledge.

Aby

Area of Expertise

Digital-DV

Leandro Marsó

* Electronic Engineer * Free Software + Integrated Circuits

Paolo Conci

Co founder Microfabsolutions, microfabrication specialist

Skills

C/C++

Area of Expertise

CAD-Dev

Abdelkrim Bessaad

I am an Analog/mixed signal IC designer. I worked with different technologies like ams035, xh035 and st 130nm.

ALOK MITTAL

Analog full custom design experience of Low power VOltage regulators, Bandgap reference, calibration circuits and common mode receiver. worked on SERDES IP (up to 12Gbps) compliant with USB 3.1 and SATA protocols. AS ESD ENgineer for SERDES IP Improved existing ESD network simulation strategy and ESD network for robust ESD performance reliability and automated existing current density flow for ESD for better efficiency. Technology Nodes: 14nm(FINFet), 28nm(FDSOI) 28 nm,40nm,90nm,180nm (Bulk)

Aloka

I am Layout Design Engineer having experience of 9+ years on SRAM layouts.

Marius Voicu

I am an EMC Specialist working at Renault and currently looking to fill my free time with interesting projects (Hardware, EMC, Design, Simulation)

Shriniket Sawant

Recent college graduate from San Jose State University with Masters in Electrical Engineering degree. Specialization - Digital Design and Verification.

Mustafa BALCI

Skills

C/C++

Area of Expertise

Digital-RTL

Sherif Eid

I like to make boards and other cool electronics

Skills

C/C++ Python kicad

Area of Expertise

Analog System-PCB

Ahmed Mahmoud

Experienced Analog/RF integrated circuit design

jmgil

Skills

C/C++

Area of Expertise

Digital-RTL

alex hawking

Area of Expertise

System-PCB

Rupesh

I am working into Soc verification

Skills

Verilog

Area of Expertise

SOC-DV

Emre Kırkaya

PhD candidate on digital electronics

Area of Expertise

Digital-RTL

Deep Kalola

Physical Design Engineer, 5 Years of experience and always fascinate about learning new concepts. Open to understand & take participate in Open Source.

Balaraju

iam presently working as an Soc verification Engineer

Skills

Verilog

Area of Expertise

SOC-DV

Mustafa Tosun

I am a digital design/verification engineer. I have 2 years of full-time industry experience. In total, I have 4.5 years of experience in RTL design, Electronic Design Automation and Verification using VHDL/Verilog, Perl, Tcl and Linux. I was the #1 graduate of Bahcesehir University in Mechatronics Engineering in 2013

Nikhila Miriyala

Skills

Analog

Area of Expertise

Analog-Layout

Vishwajeet S B

I'm VLSI Design Engineer aspirant and like to work on design challenges in VLSI domain. I like to keep updated of cutting-edge technology in my field of interest.

Nishant Pani

Skills

Verilog

Area of Expertise

SOC-DV

Vinod Kumar G

I'm a DFT Engineer, i would like explore the world of semiconductor technology

Area of Expertise

Digital-DFT

Hardik Manocha

Intern with Synopsys VIP Group, Working on HDMI VIP Development

Deepak Siddharth Parthipan

I am Digital/SoC Design and Verification enthusiast.

Doug Miller

Skills

C/C++

Area of Expertise

Digital-RTL

Mario Vigliar

Mad about OSS system design, specialized in video compression and image processing, CNN and dedicated HPC architectures. New deals in low power design

Luis Enrique Rodriguez Mecca

Analog IC designer with knowledge and experience related to topics in analogl full-custom IC design such as current mirrors, single and differential amplifiers, bandgaps circuits and charge pump.

Rajat Bansal

A student pursuing B.Tech in Electronics and Communication branch.

Area of Expertise

Digital-RTL

Mark Bickerstaff

https://au.linkedin.com/in/markbickerstaff

Travis Ayres

Skills

Verilog

Area of Expertise

Digital-RTL

Staf Verhaegen

Skills

-

Area of Expertise

-

Yashas L.R

Graduate Student and Research Assistant at the MM-Wave, THZ and Photonics Lab (MTP), Arizona State University

Mihai Buta

Veteran computer architect, 40+ years experience in I/O systems design for mainframes and x86. entrepreneur, certied PPM, Risk Management Specialist (Monte Carlo Simulation), QRPD - Quality Rapid Product Development evanghelist.

Greg Davill

Full time: Electronics Engineer with an interest in embedded systems solutions. I can take a project goal and design, develop, prototype, program, validate an embedded system reaching that goal. Part-time: Maker, interested in rapid prototyping, my lab has basic machines: CO2 Laser cutter, 3d printers, small milling machine. I've built 3 of my own 3d printers.

Taher Kourany

Taher Kourany joined Scenario Design Services, Cairo, Egypt as a Senior IC Design Consultant in 2016. He received B.Sc Degree in electronics and communications engineering from Ain-Shams University, Cairo, Egypt, in 2012. He received M.S. degree in electronics from the American University, Cairo, Egypt, in 2015. Until October 2015 he was a Research Assistant with the Center of Nanoelectonics and Devices Research Labs at Zewail City for Science and Technology. Mr. Kourany has published papers in the field of time complexity reduction algorithms of floorplan representations, area and wirelength minimization, Pareto-front multi-objective optimization algorithms of highly chaotic systems. His current research interests include high linearity Power Amplifiers, time complexity reduction algorithms, data structures, parameters estimation of highly chaotic systems, and the synthesis of analog IC design and layout.